This letter describes the High-speed Statistical Retry switch (HSR switch) for high-speed ATM switching systems. The HSR switch uses a new matrix-shaped switching structure with buffers at input and ouptut ports, and a simple retry algorithm. The input buffers are very small, and no complicated arbitration function is employed. A cell is repeatedly transmitted from each input buffer at
The copyright of the original papers published on this site belongs to IEICE. Unauthorized use of the original or translated papers is prohibited. See IEICE Provisions on Copyright for details.
Copy
Kouichi GENOA, Naoaki YAMANAKA, Yukihiro DOI, "A High-Speed ATM Switch that Uses a Simple Retry Algorithm and Small Input Buffers" in IEICE TRANSACTIONS on Communications,
vol. E76-B, no. 7, pp. 726-730, July 1993, doi: .
Abstract: This letter describes the High-speed Statistical Retry switch (HSR switch) for high-speed ATM switching systems. The HSR switch uses a new matrix-shaped switching structure with buffers at input and ouptut ports, and a simple retry algorithm. The input buffers are very small, and no complicated arbitration function is employed. A cell is repeatedly transmitted from each input buffer at
URL: https://globals.ieice.org/en_transactions/communications/10.1587/e76-b_7_726/_p
Copy
@ARTICLE{e76-b_7_726,
author={Kouichi GENOA, Naoaki YAMANAKA, Yukihiro DOI, },
journal={IEICE TRANSACTIONS on Communications},
title={A High-Speed ATM Switch that Uses a Simple Retry Algorithm and Small Input Buffers},
year={1993},
volume={E76-B},
number={7},
pages={726-730},
abstract={This letter describes the High-speed Statistical Retry switch (HSR switch) for high-speed ATM switching systems. The HSR switch uses a new matrix-shaped switching structure with buffers at input and ouptut ports, and a simple retry algorithm. The input buffers are very small, and no complicated arbitration function is employed. A cell is repeatedly transmitted from each input buffer at
keywords={},
doi={},
ISSN={},
month={July},}
Copy
TY - JOUR
TI - A High-Speed ATM Switch that Uses a Simple Retry Algorithm and Small Input Buffers
T2 - IEICE TRANSACTIONS on Communications
SP - 726
EP - 730
AU - Kouichi GENOA
AU - Naoaki YAMANAKA
AU - Yukihiro DOI
PY - 1993
DO -
JO - IEICE TRANSACTIONS on Communications
SN -
VL - E76-B
IS - 7
JA - IEICE TRANSACTIONS on Communications
Y1 - July 1993
AB - This letter describes the High-speed Statistical Retry switch (HSR switch) for high-speed ATM switching systems. The HSR switch uses a new matrix-shaped switching structure with buffers at input and ouptut ports, and a simple retry algorithm. The input buffers are very small, and no complicated arbitration function is employed. A cell is repeatedly transmitted from each input buffer at
ER -