Author Search Result

[Author] Chun-Yueh HUANG(4hit)

1-4hit
  • A Dual Mode BPF with Improved Spurious Response Using DGS Cells Embedded on the Ground Plane of CPW

    Min-Hang WENG  Chang-Sin YE  Cheng-Yuan HUNG  Chun-Yueh HUANG  

     
    LETTER-Microwaves, Millimeter-Waves

      Vol:
    E91-C No:2
      Page(s):
    224-227

    A novel dual mode bandpass filter (BPF) with improved spurious response is presented in this letter. To obtain low insertion loss, the coupling structure using the dual mode resonator and the feeding scheme using coplanar-waveguide (CPW) are constructed on the two sides of a dielectric substrate. A defected ground structure (DGS) is designed on the ground plane of the CPW to achieve the goal of spurious suppression of the filter. The filter has been investigated numerically and experimentally. Measured results show a good agreement with the simulated analysis.

  • A Third-Order Low-Distortion Delta-Sigma Modulator with Opamp Sharing and Relaxed Feedback Path Timing

    I-Jen CHAO  Chung-Lun HSU  Bin-Da LIU  Soon-Jyu CHANG  Chun-Yueh HUANG  Hsin-Wen TING  

     
    PAPER-Electronic Circuits

      Vol:
    E95-C No:11
      Page(s):
    1799-1809

    This paper proposes a third-order low-distortion delta-sigma modulator (DSM). The third-order noise shaping is achieved by a single opamp (excluding the quantizer). In the proposed DSM structure, the timing limitation on the quantizer and dynamic element matching (DEM) logic in a conventional low-distortion structure can be relaxed from a non-overlapping interval to half of the clock period. A cyclic analog-to-digital converter with a loading-free technique is utilized as a quantizer, which shares an opamp with the active adder. The signal transfer function (STF) is preserved as unity, which means that the integrators process only the quantization noise component. As a result, the opamp used for the integrators has lower requirements, as low-distortion DSMs, on slew rate, output swing, and power consumption. The proposed third-order DSM with a 4-bit cyclic-type quantizer is implemented in a 90-nm CMOS process. Under a sampling rate of 80 MHz and oversampling ratio of 16, simulation results show that an 81.97-dB signal-to-noise and distortion ratio and an 80-dB dynamic range are achieved with 4.17-mW total power consumption. The resulting figure of merit (FOM) is 81.5 fJ/conversion-step.

  • A Single Opamp Third-Order Low-Distortion Delta-Sigma Modulator with SAR Quantizer Embedded Passive Adder

    I-Jen CHAO  Ching-Wen HOU  Bin-Da LIU  Soon-Jyh CHANG  Chun-Yueh HUANG  

     
    PAPER

      Vol:
    E97-C No:6
      Page(s):
    526-537

    A third-order low-distortion delta-sigma modulator (DSM), whose third-order noise-shaping ability is achieved by just a single opamp, is proposed. Since only one amplifier is required in the whole circuit, the designed DSM is very power efficient. To realize the adder in front of quantizer without employing the huge-power opamp, a capacitive passive adder, which is the digital-to-analog converter (DAC) array of a successive-approximation-type quantizer, is used. In addition, the feedback path timing is extended from a nonoverlapping interval for the conventional low-distortion structure to half of the clock period, so that the strict operation timing issue with regard to quantization and the dynamic element matching (DEM) logic operation can be solved. In the proposed DSM structure, the features of the unity-gain signal transfer function (STF) and finite-impulse-response (FIR) noise transfer function (NTF) are still preserved, and thus advantages such as a relaxed opamp slew rate and reduced output swing are also maintained, as with the conventional low-distortion DSM. Moreover, the memory effect in the proposed DSM is analyzed when employing the opamp sharing for integrators. The proposed third-order DSM with a 4-bit SAR ADC as the quantizer is implemented in a 90-nm CMOS process. The post-layout simulations show a 79.8-dB signal-to-noise and distortion ratio (SNDR) in the 1.875-MHz signal bandwidth (OSR=16). The active area of the circuit is 0.35mm2 and total power consumption is 2.85mW, resulting in a figure of merit (FOM) of 95 fJ/conversion-step.

  • An Inverse S-Shaped Slotted Ground Structure Applied to Miniature Wide Stopband Lowpass Filters

    Min-Hang WENG  Yu-Chi CHANG  Hung-Wei WU  Chun-Yueh HUANG  Yan-Kuin SU  

     
    LETTER-Microwaves, Millimeter-Waves

      Vol:
    E90-C No:12
      Page(s):
    2285-2288

    In this paper, an inverse S-shaped slotted ground structure (S-SGS) is proposed and analyzed. The S-SGS generates dual attenuation poles that can be easily controlled by its structure parameters. The equivalent circuit of the S-SGS consists of lumped elements that can be extracted from the measured S parameters. Moreover, several S-SGS cells are applied to form a miniaturized lowpass filter (LPF), which has a smaller area and a wider stopband in comparison to previous works.

FlyerIEICE has prepared a flyer regarding multilingual services. Please use the one in your native language.