Author Search Result

[Author] Kazuo KUBO(5hit)

1-5hit
  • Low Power Dissipation GaAs DCFL 2.5 Gbps 16-bit Multiplexer/Demultiplexer LSIs

    Norio HIGASHISAKA  Masaaki SHIMADA  Akira OHTA  Kenji HOSOGI  Kazuo KUBO  Noriyuki TANINO  

     
    PAPER

      Vol:
    E78-C No:9
      Page(s):
    1195-1202

    In order to establish design and measurement technologies for an LSI that features high speed operation and low power dissipation, GaAs 2.5 Gbps 16 bit MUX/DEMUX LSIs have been successfully developed. DCFL is employed as a basic gate in order to reduce the power dissipation. For the purpose of achieving stable operation against the transistor parameter deviation, a timing design called clock tracking is employed. Moreover, to ensure accurate performance measurement, a new measurement system is introduced. The measurement system consists of an error rate detector (ERD), a pulse pattern generator (PPG) and a high speed tester (HST). The performances tested by the measurement system show the power consumptions of MUX and DEMUX LSIs are 1.35 W and 0.95 W. Input phase margin of DEMUX LSI is 290 degrees at 2.5 Gbps operation. The technologies obtained through development of these MUX/DEMUX LSIs are applicable to other high speed and low power LSIs.

  • 400Gbit/s/ch Field Demonstration of Modulation Format Adaptation Based on Pilot-Aided OSNR Estimation Using Real-Time DSP Open Access

    Seiji OKAMOTO  Kazushige YONENAGA  Kengo HORIKOSHI  Mitsuteru YOSHIDA  Yutaka MIYAMOTO  Masahito TOMIZAWA  Takeshi OKAMOTO  Hidemi NOGUCHI  Jun-ichi ABE  Junichiro MATSUI  Hisao NAKASHIMA  Yuichi AKIYAMA  Takeshi HOSHIDA  Hiroshi ONAKA  Kenya SUGIHARA  Soichiro KAMETANI  Kazuo KUBO  Takashi SUGIHARA  

     
    INVITED PAPER

      Pubricized:
    2017/04/20
      Vol:
    E100-B No:10
      Page(s):
    1726-1733

    We describe a field experiment of flexible modulation format adaptation on a real-time 400Gbit/s/ch DSP-LSI. This real-time DSP-LSI features OSNR estimation, practical simplified back propagation, and high gain soft-decision forward error correction. With these techniques, we have successfully demonstrated modulation format allocation and transmission of 56-channel 400Gbit/s-2SC-PDM-16QAM and 200Gbit/s-2SC-PDM-QPSK signals in 216km and 3246km standard single mode fiber, respectively.

  • GaAs 10 Gb/s 64:1 Multiplexer/Demultiplexer Chip Sets

    Masaaki SHIMADA  Norio HIGASHISAKA  Akira OHTA  Kenji HOSOGI  Kazuo KUBO  Noriyuki TANINO  Tadashi TAKAGI  Fuminobu HIDANI  Osamu ISHIHARA  

     
    PAPER

      Vol:
    E79-C No:4
      Page(s):
    503-511

    GaAs 10 Gb/s 64:1 Multiplexer/Demultiplexer chip sets have been successfully developed. The 64-bit 156 Mb/s parallel data output or input of these chip sets can be directly connected to CMOS LSIs. These chip sets consist of a 10Gb/s 4: 1 MUX IC, a 10 Gb/s 1: 4 DEMUX IC, four 2.5 Gb/s 16: 1 MUX LSIs and four 2.5 Gb/s 1: 16 DEMUX LSIs. This multi-chip construction is adopted for low power dissipation and high yield. The basic circuit employed in the 10 Gb/s4: 1 MUX/DEMUX ICs is an SCFL circuit using 0.4 µm-gate FETs with a power supply of -5.2 V, and that in 2.5 Gb/s 16: 1 MUX/DEMUX LSIs is a DCFL circuit using 0.6 µm-gate FETs with a power supply of -2.0 V. These chip sets have functions for synchronization among these ICs and to enable bit shift to make the system design easier. In the 10 Gb/s 4: 1 MUX IC, a timing adjuster is adopted. This timing adjuster can delay the timing of the most critical path by 50 ps. Even if the delay times are out of order due to fluctuations in process, temperature, power supply voltage and other factors, this timing can be revised and the 4: 1 MUX IC can operate at 10 Gb/s. Furthermore, a 48-pin quad flat package for 10 Gb/s 4: 1 MUX/DEMUX ICs has been newly developed. The measured insertion loss is 1.7 dB (at 10 GHz), and the isolation is less than -20 dB (at 10 GHz). These values are sufficient in practical usage. Measurements of these chip sets show desirable performance at the target 10 Gb/s. The power dissipations of the 64: 1 MUX/DEMUX chip sets are 10.3 W and 8.2 W, respectively. These chip sets is expected to contribute to high speed telecommunication systems.

  • An Experiment of GMPLS-Based Dispersion Compensation Control over In-Field Fibers

    Shoichiro SENO  Eiichi HORIUCHI  Sota YOSHIDA  Takashi SUGIHARA  Kiyoshi ONOHARA  Misato KAMEI  Yoshimasa BABA  Kazuo KUBO  Takashi MIZUOCHI  

     
    PAPER-Fiber-Optic Transmission for Communications

      Vol:
    E95-B No:6
      Page(s):
    1997-2004

    As ROADMs (Reconfigurable Optical Add/Drop Multiplexers) are becoming widely used in metro/core networks, distributed control of wavelength paths by extended GMPLS (Generalized MultiProtocol Label Switching) protocols has attracted much attention. For the automatic establishment of an arbitrary wavelength path satisfying dynamic traffic demands over a ROADM or WXC (Wavelength Cross Connect)-based network, precise determination of chromatic dispersion over the path and optimized assignment of dispersion compensation capabilities at related nodes are essential. This paper reports an experiment over in-field fibers where GMPLS-based control was applied for the automatic discovery of chromatic dispersion, path computation, and wavelength path establishment with dynamic adjustment of variable dispersion compensation. The GMPLS-based control scheme, which the authors called GMPLS-Plus, extended GMPLS's distributed control architecture with attributes for automatic discovery, advertisement, and signaling of chromatic dispersion. In this experiment, wavelength paths with distances of 24 km and 360 km were successfully established and error-free data transmission was verified. The experiment also confirmed path restoration with dynamic compensation adjustment upon fiber failure.

  • Ultra Low Power Operation of Partially-Depleted SOI/CMOS Integrated Circuits

    Koichiro MASHIKO  Kimio UEDA  Tsutomu YOSHIMURA  Takanori HIROTA  Yoshiki WADA  Jun TAKASOH  Kazuo KUBO  

     
    INVITED PAPER

      Vol:
    E83-C No:11
      Page(s):
    1697-1704

    Based on the partially-depleted, thin-film SOI/CMOS technology, the influence of reduced junction capacitance on the performance of the elementary gates and large scale gate array chip is reviewed. To further reduce the power consumption, SOI-specific device configurations, in which the body-bias is individually controlled, are effective in lowering the supply voltage and hence the power consumption while keeping the circuit speed. Two attempts are introduced: (1) DTMOS (Dynamic-Threshold MOS)/SOI to achieve ultra low-voltage and yet high-speed operation, and (2) ABB (Active-Body-Bias) MOS to enhance the current drive under the low supply voltage.

FlyerIEICE has prepared a flyer regarding multilingual services. Please use the one in your native language.