Akira FUJIMAKI Daiki HASEGAWA Yuto TAKESHITA Feng LI Taro YAMASHITA Masamitsu TANAKA
Yihao WANG Jianguo XI Chengwei XIE
Feng TIAN Zhongyuan ZHOU Guihua WANG Lixiang WANG
Yukihiro SUZUKI Mana SAKAMOTO Taiyou NAGASHIMA Yosuke MIZUNO Heeyoung LEE
Yo KUMANO Tetsuya IIZUKA
Wisansaya JAIKEANDEE Chutiparn LERTVACHIRAPAIBOON Dechnarong PIMALAI Kazunari SHINBO Keizo KATO Akira BABA
Satomitsu Imai Shoya Ishii Nanako Itaya
Satomitsu Imai Takekusu Muraoka Kaito Tsujioka
Takahide Mizuno Hirokazu Ikeda Hiroki Senshu Toru Nakura Kazuhiro Umetani Akihiro Konishi Akihito Ogawa Kaito Kasai Kosuke Kawahara
Yongshan Hu Rong Jin Yukai Lin Shunmin Wu Tianting Zhao Yidong Yuan
Kewen He Kazuya Kobayashi
Tong Zhang Kazuya Kobayashi
Yuxuan PAN Dongzhu LI Mototsugu HAMADA Atsutake KOSUGE
Shigeyuki Miyajima Hirotaka Terai Shigehito Miki
Xiaoshu CHENG Yiwen WANG Hongfei LOU Weiran DING Ping LI
Akito MORITA Hirotsugu OKUNO
Chunlu WANG Yutaka MASUDA Tohru ISHIHARA
Dai TAGUCHI Takaaki MANAKA Mitsumasa IWAMOTO
Kento KOBAYASHI Riku IMAEDA Masahiro MORIMOTO Shigeki NAKA
Yoshinao MIZUGAKI Kenta SATO Hiroshi SHIMADA
Baoquan ZHONG Zhiqun CHENG Minshi JIA Bingxin LI Kun WANG Zhenghao YANG Zheming ZHU
Kazuya TADA
Suguru KURATOMI Satoshi USUI Yoko TATEWAKI Hiroaki USUI
Yoshihiro NAKA Masahiko NISHIMOTO Mitsuhiro YOKOTA
Tsuneki YAMASAKI
Kengo SUGAHARA
Cuong Manh BUI Hiroshi SHIRAI
Hiroyuki DEGUCHI Masataka OHIRA Mikio TSUJI
Yongzhe Wei Zhongyuan Zhou Zhicheng Xue Shunyu Yao Haichun Wang
Mio TANIGUCHI Akito IGUCHI Yasuhide TSUJI
Kouji SHIBATA Masaki KOBAYASHI
Zhi Earn TAN Kenjiro MATSUMOTO Masaya TAKAGI Hiromasa SAEKI Masaya TAMURA
Koya TANIKAWA Shun FUJII Soma KOGURE Shuya TANAKA Shun TASAKA Koshiro WADA Satoki KAWANISHI Takasumi TANABE
Hajime SASAKI Hiroyuki ABE Tadayoshi ENOMOTO Yoichi YANO
In the mid-1990s, ULSI technology will reach Sub-Half-Micron Era and Si chips with 0.3
Toshiaki MASUHARA Kiyoo ITOH Koichi SEKI Katsuro SASAKI
Recent advances in VLSI memories have enabled integration of 10 to 30 million devices on prototype chips for 16 Mbit DRAMs, 16 Mbit EPROMs, and 4 Mbit SRAMs. An experimental 64 Mbit DRAM recently reported clearly shows that an integration density of more than 100 million devices on a chip will be feasible in the near future. These advances have been made not only by progress in fine processing technology, but also by the development of three-dimensional memory cells such as trench capacitor cells and stacked capacitor cells for DRAMs and polysilicon PMOS load cells for SRAMs. Various circuit innovations to increase the signal-to-noise ratio and circuit speed have been, and will continue to be, essential. Future circuits will be required to operate at very low voltages, and the prototype 64 Mbit DRAM has shown that an operating voltage as low as 1.5 volts is feasible. Improvements in packaging technology for reducing package volume and footprint area, as well as for production of multipackage modules, are also becoming more and more important.
The advances in silicon IC technology have provided an incredible performance increase in MPU developments. This paper describes that history of microprocessor developments, as well as future direction of MPU developments from the viewpoint of architectural design. Also, an empirical study of the development shows that changes of MPU generation occurs every four years with rapid performance increase between generations.
Focusing on gate array and standard cell design LSIs, technology trends in ASIC are discussed. MOS transistors with LDD or modified LDD structures will be effective down to around 0.4 µm. Upon further miniaturization, simple single-drain structure MOS transistors will become prominent. SOI-structure MOS transistors may be even more effective with a smaller short channel effect. The supply voltage should be lowered to 3.3 V for 0.5 µm CMOS LSIs to decrease power dissipation owing to the increase of gate count and operation speed. SOG gate arrays will increase their share of the ASIC market. BiNMOS circuits will be useful under 5 V VDD condition. However, below 3.0 V, CMOS circuits will be preferable. In the near future, tpd of 20-30 ps/gate and 40-50 ps/gate should be attained for GaAs FET and Si-bipolar LSIs, respectively.
Hiroshi SHIRAI Akiomi HAMAKOSHI
Time transient scattering field dur to a line source located at the center of the dielectric cylinder has been calculated. In the analysis, the corresponding time harmonic result has been formulated first rigorously, then the high frequency asymptotic expansion result has been derived. Thus obtained result is found to coincide wiht the one constructed directly by ray approximation. Fourier invesion for an impulsive response has been done by two methods, namely the Singularity Expansion Method and wavefront expansion method. While the former method collects the contributions around the singularities in the complex frequency domain, the latter gives us a result which is a summation of each successive wavefront arrivals. A finite Hilbert transform technique has been introduced to recover the causal responses of odd-time caustic passing wavefronts. Also derived are results of numerical inversion by Fast Fourier Transform Technique for the frequency band limited incident pulses. A Gaussian pulse has been introduced to simulate an impulse response result, and a raised cosine pulse which de-emphasizes the low frequency defects of asymptotically constructed frequency spectrum confirms the usefulness of ray solution.
A simple method for calculating the optimum transit angles of QWITT diodes is proposed. The carrier diffusion effect and the drift velocity transient effect in QWITT diodes are considered. Reasonably good agreement between our results and those by a more rigorous analysis is obtained.